翻訳と辞書
Words near each other
・ Static rope
・ Static router
・ Static routing
・ Static secondary-ion mass spectrometry
・ Static Shock
・ Static single assignment form
・ Static spacetime
・ Static spherically symmetric perfect fluid
・ Static stability
・ Static stretching
・ Static synchronous compensator
・ Static Taxi
・ Static Television
・ Static Tensions
・ Static Thought
Static timing analysis
・ Static trapeze
・ Static universe
・ Static VAR compensator
・ Static variable
・ Static War Headquarters Castlegate
・ Static Weather
・ Static web page
・ Static World View
・ Static, Kentucky and Tennessee
・ Static-X
・ Static-X discography
・ Static/Crash
・ Statical determinacy
・ Statically indeterminate


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

Static timing analysis : ウィキペディア英語版
Static timing analysis
Static timing analysis (STA) is a simulation method of computing the expected timing of a digital circuit without requiring a simulation of the full circuit.
High-performance integrated circuits have traditionally been characterized by the clock frequency at which they operate. Gauging the ability of a circuit to operate at the specified speed requires an ability to measure, during the design process, its delay at numerous steps. Moreover, delay calculation must be incorporated into the inner loop of timing optimizers at various phases of design, such as logic synthesis, layout (placement and routing), and in in-place optimizations performed late in the design cycle. While such timing measurements can theoretically be performed using a rigorous circuit simulation, such an approach is liable to be too slow to be practical. Static timing analysis plays a vital role in facilitating the fast and reasonably accurate measurement of circuit timing. The speedup comes from the use of simplified timing models and by mostly ignoring logical interactions in circuits. It has become a mainstay of design over the last few decades.
One of the earliest descriptions of a static timing approach was based on the Program Evaluation and Review Technique (PERT), in 1966. More modern versions and algorithms appeared in the early 1980s.


== Purpose ==
In a synchronous digital system, data is supposed to move in lockstep, advancing one stage on each tick of the clock signal. This is enforced by synchronizing elements such as flip-flops or latches, which copy their input to their output when instructed to do so by the clock. Only two kinds of timing errors are possible in such a system:
*A setup time violation, when a signal arrives too late, and misses the time when it should advance;
*A hold time violation, when an input signal changes too soon after the clock's active transition.
The time when a signal arrives can vary due to many reasons - the input data may vary, the circuit may perform different operations, the temperature and voltage may change, and there are manufacturing differences in the exact construction of each part. The main goal of static timing analysis is to verify that despite these possible variations, all signals will arrive neither too early nor too late, and hence proper circuit operation can be assured.
Since STA is capable of verifying every path, it can detect other problems like glitches, slow paths and clock skew.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「Static timing analysis」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.